## Experiment 5

D Flip-flop:



module DFF(output Q,output Qb, input D,input clk,input CLR,input PRE);

```
// output Q and Qb defined as register
reg Q;
reg Qb;
initial
  begin
   Q=0;
   Qb=1;
  end
 always @(posedge clk or negedge CLR or negedge PRE)
begin
if (CLR == 0)
  begin
  Q = 0;
  Qb = 1;
  end
else
 if (PRE == 0)
  begin
  Q = 1;
  Qb = 0;
  end
 else
  begin
  Q = D;
  Qb = \sim D;
  end
end
endmodule
```

```
JK Flip-flop:
                                           Q
                                            \overline{\mathbb{Q}}
                              PRE CLR
module JKFF(output Q,output Qb, input J,input K, input clk,input CLR,input PRE);
reg Q; // output Q and Qb defined as register
reg Qb;
initial
  begin
   Q=0;
   Qb=1;
 always @ (negedge clk or negedge CLR or negedge PRE)
begin
if(CLR == 0)
  begin
  Q = 0;
  Qb = 1;
  end
else
 if(PRE == 0)
  begin
  Q = 1;
  Qb = 0;
  end
 else
  if (J == 0 & K == 0)
  begin
  Q = Q;
  Qb = \sim Q;
  end
 else
  if(J == 0 & K == 1)
  begin
  Q = 0;
  Ob = 1:
  end
 else
  if (J == 1 & K == 0)
  begin
  O = 1:
  Qb = 0;
```

```
end
 else
  if(J == 1 & K == 1)
  begin
Q = ~Q;
  Qb = ~Qb;
end
end
endmodule
```

```
Test-bench Code for D Flip-flop
module test DFF();
reg D;
reg clk;
reg PRE;
reg CLR;
wire Q;
wire Qb;
DFF FF1 (Q,Qb,D,clk,CLR,CLR);
initial
begin
clk=0;
forever #10 \text{ clk} = \sim \text{clk};
end
initial
begin
CLR=1;PRE=1;D=0;#20
CLR=0;#10
CLR=1; D = 1; #20;
D = 0; #20;
PRE=0;#20
PRE=1;#10
D = 1; #10
Sfinish;
end
endmodule
```

```
Test-bench code for JK FF
module test JKFF();
reg J;
reg K;
reg clk;
reg PRE;
reg CLR;
wire Q;
wire Qb;
JKFF FF1 (Q,Qb,J,K,clk,CLR,PRE);
initial
begin
clk = 0;
forever #10 \text{ clk} = \sim \text{clk};
end
initial
begin
CLR = 1; PRE = 1; J = 0; K = 0; #20
PRE = 0; #10
PRE = 1; J = 0; K = 1; #20;
J = 1; K = 0;#20
 CLR = 0;#20
CLR = 1; J = 1; K = 1; #20;
Sfinish;
end
```

endmodule